# Digital Logic II



#### So Where Are We Going With This?

- Sequential Logic Circuits
  - State
  - Memory
    - Address space
    - Addressability
    - **7** 2<sup>2</sup> x 3 bit memory
  - 7 Clocks
  - Edge-triggered and level-triggered flip-flops
  - Example State Machine
    - Design
    - Simplification
    - Implementation
  - One-hot and Encoded State Machines

# Warning

Another big concept approaching!

# Combinational vs. Sequential Logic

- Combinational
  - **尽** Combination of AND, OR, NOT (plus NAND & NOR)
  - Same inputs always produce same output
  - Analogous to cheap bicycle lock
- Sequential
  - Requires storage elements
  - Output depends on inputs plus State
  - Analogous to a RLR combination lock
  - Used to build memory & state machines

## So What is State?



### State or No State?



### Sequential Logic Circuit



# Basic Storage

#### Consider:



## R/S Latch



What happens if both inputs to the R/S latch are 0?

#### Gated D Latch

The RS Latch can be set or cleared but what if we want to record the value presented on the input?



### Gated D Latch



# What is a Register?

Basically an array of Gated D latches!



### Memories (or How is This Different From Registers?)

Do you think it would be useful to have more than one storage location accessible with only one set of wires?

### Definitions

Address Space -- How many addresses are possible?

Addressability -- How big is each memory location?

#### Question

If you have a memory with a 16-bit address in which each byte is given a distinct memory address, what is the addressability of this memory?

A. 8 bits



- B. 16 bits
- C. 24 bits
- D. 32 bits

Today's number is 82,200

#### Question

If you have a memory with a 16-bit address in which each byte is given a distinct memory address, what is this memory's address space?

- A. 256
- B. 65536



- C. 524288
- D. 4294967296

# Memory

- Basic Building Blocks of a Memory
  - Register
    - Gated D Latch
  - Decoder
  - Multiplexors

# Memory

**◄** Looking from the outside, what do we need?



# Memory

**尽力** Looking from the outside, what do we need?



# A 2<sup>2</sup>x3-bit Word Memory



### Sequential Logic Circuits, Now That We Have Storage

### Remember: Compare and Contrast

- Combinational Logic Circuits
  - Make decisions
  - Same inputs always produce same output
  - Depends on what is happening now
- Sequential Logic Circuits
  - Make decisions and store information
  - Output depends on inputs AND state
  - Depends on what has happened in the past as well as what is happening now

### Sequential Logic Circuit



#### A Wrinkle With the D Latch

- Consider the Gated D latch...
- It is simple, and simple is what you want if you are going to implement a memory using 4 billion of them
- But there is a drawback...
- A Gated D Latch is a *level-triggered* device, that is, it will store whatever value is present on the input when the write enable goes from true to false

### Clocked Logic

To make the job of designing digital circuits easier it is useful to synchronize the operation using a clock

But there's an issue when *outputs* are used as inputs to the same circuit element....

■ How's that?

### Clock Edges

Register outputs its current inputs.



Register records what is presented on its input.

Register outputs what was recorded when WE fell to 0.

Now we just connect the clock to Write Enable....

### Clock Signal (Square Wave)

- The vertical edges are not exactly vertical
- There is noise at the top and bottom of the waveforms
- Even the oscilloscope probe cables can induce noise into the circuit
- It's a luxury for computer scientists to able to presume the signal is just "low" or "high"



### The Problem



And here we stay until the clock transitions

Clock signal Low Registers output recorded value

### The Problem



And we stop when??

Clock signal High Registers output recorded value

### The Problem



And what value is in the register?

Clock signal LOW
Registers output recorded value

### Possible Solution?



## Leader-Follower Flip Flop



In the textbook this circuit is referred to as a Master/Slave flip flop

### Clock Edges and Leader-Follower

Leader register records what is presented on its input.

Follower register outputs its inputs. Leader register outputs what was recorded when WE rose to 1.



Follower register records what is presented on its input.

Follower register outputs what was recorded when WE fell to 0. Leader register outputs its inputs.

Now we just connect Write Enable to the clock....

## Another way to look at it



#### Possible Solution?



Stay in this state until the clock transitions

#### Possible Solution?



Stay in this state until the clock transitions

#### Possible Solution?



Stay in this state until the clock transitions

#### Possible Solution?



Stay in this state until the clock transitions

#### Terminology

**Patt** 

Gated D Latch

Leader-Follower Flip-Flop

Master-Slave Flip-flop

**Circuitsim** 

Build it yourself!

D Flip-Flop

-or-

Register

#### How Does Enable Work?



#### Question

Level-triggered sequential circuits can yield unexpected results if

- A. The device is presented with different inputs in subsequent clock cycles
- B. The input of the device is derived from manually operated switches
- C. The clock signal to the device is stopped
- D. The output of the device is used in computing the input to the same device



#### Now For Finite State Machines

Which is what we build with Sequential Logic...

#### Sequential Logic Circuit



#### Concept of State

- Vending Machines
- Adding Machines
- Traffic Signal Controls
- Parking Lot Controls
- Combination Locks
- Computers
- Garage Door Openers

#### A Garage Door Opener







































#### How can we describe the control logic?









Handles, ropes and any projection on your door not necessary to its operation should be removed when installing a door opener. Failure to remove these items may cause accidental contact or engagement of these projections when door opener is operated. **This is unsafe!** Fixed mechanical stops should be used instead of rope stops on door hardware.





Model 404 wiring diagram

Model 414 wiring diagram



#### How Can We Describe the Control Logic?

# A Finite State Machine (FSM) Diagram!

#### So How Will We Do This?

- Decide how we will encode our states
  - → A binary number will always work
- Draw a state diagram including
  - Labeled states (encoding)
  - Outputs during the state
  - Arcs with conditions for state changes
- Create truth tables with
  - Inputs: Circuit inputs and Current state
  - Output: Circuit outputs and Next state
  - **7** Fill in the outputs for all combinations based on the state diagram
- Implement a combinational circuit for each output using the truth table

#### State Machine





#### State Machine







Start













































#### Suppose we wish to build a circuit to control our garage door?

■ What will we need?

#### What do we need?

- Something to hold state
- Combinational logic
- A clock
- Reset button
- Limit switches
- The Pushbutton
- Handle being in no state! i.e. Startup
- What keeps you in a state?







### What happens if we just hold down the pushbutton?







### Sequential Logic Circuit



### Sequential Logic Circuit



### Question

How many bits of storage are we going to need for the garage door opener state machine?

- A. 1
- B. 2
- C. 3
- D. 4
- E. 5







| Р                 | L <sub>1</sub> | L <sub>2</sub> | C <sub>2</sub>   | C <sub>1</sub> | C <sub>0</sub> | N <sub>2</sub> | N <sub>1</sub> | N <sub>0</sub> | U                  | D |
|-------------------|----------------|----------------|------------------|----------------|----------------|----------------|----------------|----------------|--------------------|---|
| 0                 | 0              | X              | 1                | 1              | 0              | 1              | 1              | 0              | 0                  | 1 |
| 1                 | X              | X              | 1                | 1              | 0              | 1              | 1              | 1              | 0                  | 1 |
| X                 | 1              | X              | 1                | 1              | 0              | 1              | 1              | 1              | 0                  | 1 |
| 0                 | X              | X              | 1                | 1              | 1              | 0              | 0              | 0              | 0                  | 0 |
| 1                 | X              | X              | 1                | 1              | 1              | 1              | 1              | 1              | 0                  | 0 |
|                   |                |                |                  |                |                |                |                |                |                    |   |
| Circuit<br>Inputs |                |                | Current<br>state |                |                | Next state     |                |                | Circuit<br>Outputs |   |

#### Question

With three inputs and three state bits, how many lines would the truth table require if it didn't contain "don't care" entries?

- A. 16
- B. 32
- C. 64 Today's number: 84,210
- D. 128
- E. 256

### Equations from the Truth Table...

$$\begin{split} \mathsf{N}_2 = & \sim \mathsf{P} \sim \mathsf{C}_2 \mathsf{C}_1 \mathsf{C}_0 \\ & + & \sim \mathsf{P} \mathsf{C}_2 \sim \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \mathsf{P} \mathsf{C}_2 \sim \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \sim \mathsf{P} \mathsf{C}_2 \sim \mathsf{C}_1 \mathsf{C}_0 \\ & + & \mathsf{P} \mathsf{C}_2 \sim \mathsf{C}_1 \mathsf{C}_0 \\ & + & \sim \mathsf{P} \sim \mathsf{L}_1 \mathsf{C}_2 \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \mathsf{P} \mathsf{C}_2 \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \mathsf{L}_1 \mathsf{C}_2 \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \mathsf{P} \mathsf{C}_2 \mathsf{C}_1 \mathsf{C}_0 \end{split}$$

(Hint: Look down the  $N_2$  column for the 1 bits – these are the input terms that make  $N_2$  true!)

#### $AB + \sim AB = B$

#### $AB + \sim AB = B$

$$\begin{aligned} \mathsf{N}_2 = & \sim \mathsf{P} \sim \mathsf{C}_2 \mathsf{C}_1 \mathsf{C}_0 \\ & + & \mathsf{C}_2 \sim \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \mathsf{C}_2 \sim \mathsf{C}_1 \mathsf{C}_0 \\ & + & \sim \mathsf{P} \sim \mathsf{L}_1 \mathsf{C}_2 \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \mathsf{P} \mathsf{C}_2 \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \mathsf{L}_1 \mathsf{C}_2 \mathsf{C}_1 \sim \mathsf{C}_0 \\ & + & \mathsf{P} \mathsf{C}_2 \mathsf{C}_1 \mathsf{C}_0 \end{aligned}$$

#### A + B = B + A

#### A + B = B + A

$$N_{2} = \sim P \sim C_{2}C_{1}C_{0}$$

$$+ PC_{2}C_{1}C_{0}$$

$$+ C_{2} \sim C_{1} \sim C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2}C_{1} \sim C_{0}$$

$$+ C_{2}C_{1} \sim C_{0}$$

$$+ C_{2}C_{1} \sim C_{0}$$

### AC + BC = (A + B)C

$$N_{2} = \sim P \sim C_{2}C_{1}C_{0}$$

$$+ PC_{2}C_{1}C_{0}$$

$$+ C_{2} \sim C_{1} \sim C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2}C_{1} \sim C_{0}$$

$$+ C_{2}C_{1} \sim C_{0}$$

$$+ C_{2}C_{1} \sim C_{0}$$

### AB + BC = (A + B)C

$$N_{2} = \sim P \sim C_{2}C_{1}C_{0}$$

$$+ PC_{2}C_{1}C_{0}$$

$$+ C_{2} \sim C_{1} \sim C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ (P + L_{1})C_{2}C_{1} \sim C_{0}$$

#### $AB + \sim AB = B$

$$N_{2} = \sim P \sim C_{2}C_{1}C_{0}$$

$$+ PC_{2}C_{1}C_{0}$$

$$+ C_{2} \sim C_{1} \sim C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}C_{0}$$

$$+ (P + L_{1})C_{2}C_{1} \sim C_{0}$$

#### $AB + \sim AB = B$

$$N_{2} = \sim P \sim C_{2}C_{1}C_{0}$$

$$+ PC_{2}C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}$$

$$+ \sim P \sim L_{1}C_{2}C_{1} \sim C_{0}$$

$$+ (P + L_{1})C_{2}C_{1} \sim C_{0}$$

### AC + BC = (A + B)C

$$N_{2} = \sim P \sim C_{2}C_{1}C_{0}$$

$$+ PC_{2}C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}$$

$$+ \sim P \sim L_{1}C_{2}C_{1} \sim C_{0}$$

$$+ (P + L_{1})C_{2}C_{1} \sim C_{0}$$

### AC + BC = (A + B)C

$$N_{2} = \sim P \sim C_{2}C_{1}C_{0}$$

$$+ PC_{2}C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}$$

$$+ ((\sim P \sim L_{1}) + (P + L_{1}))C_{2}C_{1} \sim C_{0}$$

### DeMorgan and $(A + \sim A)B = B$

$$N_{2} = \sim P \sim C_{2}C_{1}C_{0}$$

$$+ PC_{2}C_{1}C_{0}$$

$$+ C_{2} \sim C_{1}$$

$$+ (\sim P \sim L_{1} + P + L_{1})C_{2}C_{1} \sim C_{0}$$

# DeMorgan and $(A + \sim A)B = B$

$$N_2 = \sim P \sim C_2 C_1 C_0$$
  
+  $PC_2 C_1 C_0$   
+  $C_2 \sim C_1$   
+  $C_2 C_1 \sim C_0$ 

### And We're Down to 4 Variables...

$$N_2 = \sim P \sim C_2 C_1 C_0$$
+  $PC_2 C_1 C_0$ 
+  $C_2 \sim C_1$ 
+  $C_2 \sim C_1$ 

 $N_2 = P C_2 C_1 C_0 + P C_2 C_1 C_0 + C_2 C_1 + C_2 C_1 C_0$ 

### How About a K-Map To Go Farther?

$$N_2 = P C_2 C_1 C_0 + P C_2 C_1 C_0 + C_2 C_1 + C_2 C_1 - C_0$$

|                    | C <sub>1</sub> 'C <sub>0</sub> ' | C <sub>1</sub> 'C <sub>0</sub> | $C_1C_0$ | C <sub>1</sub> C <sub>0</sub> ' |
|--------------------|----------------------------------|--------------------------------|----------|---------------------------------|
| P'C <sub>2</sub> ' |                                  |                                |          |                                 |
| P'C <sub>2</sub>   |                                  |                                |          |                                 |
| PC <sub>2</sub>    |                                  |                                |          |                                 |
| PC <sub>2</sub> '  |                                  |                                |          |                                 |

### Fill Out the Map



# Look for Power-of-2 Rectangles

$$N_2 = P C_2 C_1 C_0 + P C_2 C_1 C_0 + C_2 C_1 + C_2 C_1 C_0$$

|                    | C <sub>1</sub> 'C <sub>0</sub> | $C_1C_0$ | C <sub>1</sub> C <sub>0</sub> ' |  |
|--------------------|--------------------------------|----------|---------------------------------|--|
| P'C <sub>2</sub> ' |                                | 1        |                                 |  |
| P'C <sub>2</sub> 1 | 1                              |          | 1                               |  |
| PC <sub>2</sub> 1  | 1                              | 1        | 1                               |  |
| PC <sub>2</sub> '  |                                |          |                                 |  |

$$N_2 = PC_2C_1C_0 + PC_2C_1C_0 + C_2C_1 + C_2C_1 - C_0$$

|                                               | C <sub>1</sub> 'C <sub>0</sub> ' | C | 1'C <sub>0</sub> | $C_1C_0$ | C <sub>1</sub> C <sub>0</sub> ' |  |  |  |
|-----------------------------------------------|----------------------------------|---|------------------|----------|---------------------------------|--|--|--|
| P'C <sub>2</sub> ' -                          |                                  |   | _                | 1        |                                 |  |  |  |
| P'C <sub>2</sub>                              | 1                                | 1 |                  |          | 1                               |  |  |  |
| PC <sub>2</sub>                               | 1                                | 1 |                  | 1        | 1                               |  |  |  |
| PC <sub>2</sub> '                             |                                  |   |                  |          |                                 |  |  |  |
|                                               |                                  |   |                  |          |                                 |  |  |  |
| $N_2 = PC_2C_1C_0 + PC_2 + C_2 C_1 + C_2 C_0$ |                                  |   |                  |          |                                 |  |  |  |

### Draw the Circuit from the Boolean...



### How Many Circuits?

We've designed the circuit for the N<sub>2</sub> output. How many more circuits do we need to design to complete the state machine?

- A. 1
- B. 2
- C. 3
- D. 4
- E. 5

Why?

Go back and look at the truth table

We have 5 output columns, each of which needs a circuit to compute it

#### Let's look at the circuit for U

| Р                               | L <sub>1</sub> | L <sub>2</sub> | C <sub>2</sub> | $C_1$                         | C <sub>0</sub> | N <sub>2</sub> | N <sub>1</sub> | N <sub>0</sub> | U | D |
|---------------------------------|----------------|----------------|----------------|-------------------------------|----------------|----------------|----------------|----------------|---|---|
| 0                               | X              | Х              | 0              | 0                             | 0              | 0              | 0              | 0              | 0 | 0 |
| 1                               | X              | Х              | 0              | 0                             | 0              | 0              | 0              | 1              | 0 | 0 |
| 0                               | X              | Х              | 0              | 0                             | 1              | 0              | 1              | 0              | 0 | 0 |
| 1                               | X              | Х              | 0              | 0                             | 1              | 0              | 0              | 1              | 0 | 0 |
| 0                               | Х              | 0              | 0              | 1                             | 0              | 0              | 1              | 0              | 1 | 0 |
| х                               | X              | 1              | 0              | 1                             | 0              | 0              | 1              | 1              | 1 | 0 |
| 1                               | Х              | X              | 0              | 1                             | 0              | 0              | 1              | 1              | 1 | 0 |
| 0                               | Х              | Х              | 0              | 1                             | 1              | 1              | 0              | 0              | 0 | 0 |
| 1                               | X              | X              | 0              | 1                             | 1              | 0              | 1              | 1              | 0 | 0 |
| 0                               | X              | X              | 1              | 0                             | 0              | 1              | 0              | 0              | 0 | 0 |
| 1                               | x              | X              | 1              | 0                             | 0              | 1              | 0              | 1              | 0 | 0 |
| 0                               | х              | X              | 1              | 0                             | 1              | 1              | 1              | 0              | 0 | 0 |
| 1                               | х              | X              | 1              | 0                             | 1              | 1              | 0              | 1              | 0 | 0 |
|                                 |                |                |                |                               |                |                |                |                |   |   |
| Circuit Current<br>Inputs state |                |                |                | Next state Circuit<br>Outputs |                |                |                |                |   |   |

The only place U=1 is here

| Р                               | L <sub>1</sub> | L <sub>2</sub> | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | N <sub>2</sub> | N <sub>1</sub> | N <sub>0</sub> | U | D |
|---------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|---|---|
| 0                               | 0              | Х              | 1              | 1              | 0              | 1              | 1              | 0              | 0 | 1 |
| 1                               | X              | Х              | 1              | 1              | 0              | 1              | 1              | 1              | 0 | 1 |
| X                               | 1              | X              | 1              | 1              | 0              | 1              | 1              | 1              | 0 | 1 |
| 0                               | X              | X              | 1              | 1              | 1              | 0              | 0              | 0              | 0 | 0 |
| 1                               | X              | X              | 1              | 1              | 1              | 1              | 1              | 1              | 0 | 0 |
|                                 |                |                |                |                |                |                | γ_             |                | γ |   |
| Circuit Current<br>Inputs state |                |                |                |                |                |                |                | cuit<br>puts   |   |   |

# One More Example

### A + A'B = A + B

#### A + A' = 1

### A + AB = A

$$U = C_{2}'C_{1}C_{0}' + L_{2}C_{2}'C_{1}C_{0}'$$

### At last!

$$U = C_2'C_1C_0'$$



When is the only time U is 1?

And we must still make circuits for N<sub>1</sub>, N<sub>0</sub>, and D

### The Other Three Circuits

$$N_1 = C_1 C_0 + PC_1 + PC_1 C_0$$

$$N_0 = P$$

$$D = C_2C_1 \sim C_0$$

#### Two Kinds of State Machines!

#### One Hot

- One bit per state
- Only one bit is on at a time
- Faster
- Requires more flip flops
- States progress 00001»00010»00100» 01000»10000

#### **Binary Encoded**

- Encode state as a binary number
- Use a decoder to generate a line for each state
- Slower
- More complicated
- States progress 000»001»010»011»100

Which one did we just use to implement the garage door opener?

### Questions?

- Sequential Logic Circuits
  - State
  - Memory
    - Address space
    - Addressability
    - $\mathbf{z}^2 \times 3$  bit memory
  - Clocks
  - **▼** Edge-triggered and level-triggered flip-flops
  - **↗** Example State Machine
    - Design
    - Simplification
    - Implementation
  - One-hot and Encoded State Machines